Skip to content
Merged
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension

Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
45 changes: 38 additions & 7 deletions llvm/lib/Target/RISCV/RISCVInstrInfoZvqdotq.td
Original file line number Diff line number Diff line change
Expand Up @@ -17,23 +17,50 @@
// Instructions
//===----------------------------------------------------------------------===//

class VQDOTVV<bits<6> funct6, RISCVVFormat opv, string opcodestr>
: RVInstVV<funct6, opv, (outs VR:$vd_wb),
(ins VR:$vd, VR:$vs2, VR:$vs1, VMaskOp:$vm),
opcodestr, "$vd, $vs2, $vs1$vm"> {
let mayLoad = 0;
let mayStore = 0;
let hasSideEffects = 0;
let Constraints = "$vd = $vd_wb";
}

class VQDOTVX<bits<6> funct6, RISCVVFormat opv, string opcodestr>
: RVInstVX<funct6, opv, (outs VR:$vd_wb),
(ins VR:$vd, VR:$vs2, GPR:$rs1, VMaskOp:$vm),
opcodestr, "$vd, $vs2, $rs1$vm"> {
let mayLoad = 0;
let mayStore = 0;
let hasSideEffects = 0;
let Constraints = "$vd = $vd_wb";
}

let Predicates = [HasStdExtZvqdotq] in {
def VQDOT_VV : VALUVV<0b101100, OPMVV, "vqdot.vv">;
def VQDOT_VX : VALUVX<0b101100, OPMVX, "vqdot.vx">;
def VQDOTU_VV : VALUVV<0b101000, OPMVV, "vqdotu.vv">;
def VQDOTU_VX : VALUVX<0b101000, OPMVX, "vqdotu.vx">;
def VQDOTSU_VV : VALUVV<0b101010, OPMVV, "vqdotsu.vv">;
def VQDOTSU_VX : VALUVX<0b101010, OPMVX, "vqdotsu.vx">;
def VQDOTUS_VX : VALUVX<0b101110, OPMVX, "vqdotus.vx">;
def VQDOT_VV : VQDOTVV<0b101100, OPMVV, "vqdot.vv">;
def VQDOT_VX : VQDOTVX<0b101100, OPMVX, "vqdot.vx">;
def VQDOTU_VV : VQDOTVV<0b101000, OPMVV, "vqdotu.vv">;
def VQDOTU_VX : VQDOTVX<0b101000, OPMVX, "vqdotu.vx">;
def VQDOTSU_VV : VQDOTVV<0b101010, OPMVV, "vqdotsu.vv">;
def VQDOTSU_VX : VQDOTVX<0b101010, OPMVX, "vqdotsu.vx">;
def VQDOTUS_VX : VQDOTVX<0b101110, OPMVX, "vqdotus.vx">;
} // Predicates = [HasStdExtZvqdotq]

//===----------------------------------------------------------------------===//
// Helpers to define the VL patterns.
//===----------------------------------------------------------------------===//

let HasPassthruOp = true, HasMaskOp = true in {
def riscv_vqdot_vl : RVSDNode<"VQDOT_VL", SDT_RISCVIntBinOp_VL>;
def riscv_vqdotu_vl : RVSDNode<"VQDOTU_VL", SDT_RISCVIntBinOp_VL>;
def riscv_vqdotsu_vl : RVSDNode<"VQDOTSU_VL", SDT_RISCVIntBinOp_VL>;
} // let HasPassthruOp = true, HasMaskOp = true

//===----------------------------------------------------------------------===//
// Pseudo Instructions for CodeGen
//===----------------------------------------------------------------------===//

multiclass VPseudoVQDOT_VV_VX {
foreach m = MxSet<32>.m in {
defm "" : VPseudoBinaryV_VV<m>,
Expand All @@ -54,6 +81,10 @@ let Predicates = [HasStdExtZvqdotq], mayLoad = 0, mayStore = 0,
defm PseudoVQDOTSU : VPseudoVQDOT_VV_VX;
}

//===----------------------------------------------------------------------===//
// Patterns.
//===----------------------------------------------------------------------===//

defvar AllE32Vectors = [VI32MF2, VI32M1, VI32M2, VI32M4, VI32M8];
defm : VPatBinaryVL_VV_VX<riscv_vqdot_vl, "PseudoVQDOT", AllE32Vectors>;
defm : VPatBinaryVL_VV_VX<riscv_vqdotu_vl, "PseudoVQDOTU", AllE32Vectors>;
Expand Down
Loading