|
| 1 | +// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --check-globals --version 2 |
| 2 | +// RUN: %clang_cc1 -triple aarch64-none-linux-gnu -emit-llvm -o - %s | FileCheck %s |
| 3 | + |
| 4 | +// CHECK: @__aarch64_cpu_features = external dso_local global { i64 } |
| 5 | +// CHECK-LABEL: define dso_local i32 @main |
| 6 | +// CHECK-SAME: () #[[ATTR0:[0-9]+]] { |
| 7 | +// CHECK-NEXT: entry: |
| 8 | +// CHECK-NEXT: [[RETVAL:%.*]] = alloca i32, align 4 |
| 9 | +// CHECK-NEXT: store i32 0, ptr [[RETVAL]], align 4 |
| 10 | +// CHECK-NEXT: [[TMP0:%.*]] = load i64, ptr @__aarch64_cpu_features, align 8 |
| 11 | +// CHECK-NEXT: [[TMP1:%.*]] = and i64 [[TMP0]], 70368744177664 |
| 12 | +// CHECK-NEXT: [[TMP2:%.*]] = icmp eq i64 [[TMP1]], 70368744177664 |
| 13 | +// CHECK-NEXT: [[TMP3:%.*]] = and i1 true, [[TMP2]] |
| 14 | +// CHECK-NEXT: br i1 [[TMP3]], label [[IF_THEN:%.*]], label [[IF_END:%.*]] |
| 15 | +// CHECK: if.then: |
| 16 | +// CHECK-NEXT: store i32 1, ptr [[RETVAL]], align 4 |
| 17 | +// CHECK-NEXT: br label [[RETURN:%.*]] |
| 18 | +// CHECK: if.end: |
| 19 | +// CHECK-NEXT: [[TMP4:%.*]] = load i64, ptr @__aarch64_cpu_features, align 8 |
| 20 | +// CHECK-NEXT: [[TMP5:%.*]] = and i64 [[TMP4]], 9070970929152 |
| 21 | +// CHECK-NEXT: [[TMP6:%.*]] = icmp eq i64 [[TMP5]], 9070970929152 |
| 22 | +// CHECK-NEXT: [[TMP7:%.*]] = and i1 true, [[TMP6]] |
| 23 | +// CHECK-NEXT: br i1 [[TMP7]], label [[IF_THEN1:%.*]], label [[IF_END2:%.*]] |
| 24 | +// CHECK: if.then1: |
| 25 | +// CHECK-NEXT: store i32 2, ptr [[RETVAL]], align 4 |
| 26 | +// CHECK-NEXT: br label [[RETURN]] |
| 27 | +// CHECK: if.end2: |
| 28 | +// CHECK-NEXT: [[TMP8:%.*]] = load i64, ptr @__aarch64_cpu_features, align 8 |
| 29 | +// CHECK-NEXT: [[TMP9:%.*]] = and i64 [[TMP8]], 166633186212708352 |
| 30 | +// CHECK-NEXT: [[TMP10:%.*]] = icmp eq i64 [[TMP9]], 166633186212708352 |
| 31 | +// CHECK-NEXT: [[TMP11:%.*]] = and i1 true, [[TMP10]] |
| 32 | +// CHECK-NEXT: br i1 [[TMP11]], label [[IF_THEN3:%.*]], label [[IF_END4:%.*]] |
| 33 | +// CHECK: if.then3: |
| 34 | +// CHECK-NEXT: store i32 3, ptr [[RETVAL]], align 4 |
| 35 | +// CHECK-NEXT: br label [[RETURN]] |
| 36 | +// CHECK: if.end4: |
| 37 | +// CHECK-NEXT: store i32 0, ptr [[RETVAL]], align 4 |
| 38 | +// CHECK-NEXT: br label [[RETURN]] |
| 39 | +// CHECK: return: |
| 40 | +// CHECK-NEXT: [[TMP12:%.*]] = load i32, ptr [[RETVAL]], align 4 |
| 41 | +// CHECK-NEXT: ret i32 [[TMP12]] |
| 42 | +// |
| 43 | +int main(void) { |
| 44 | + if (__builtin_cpu_supports("sb")) |
| 45 | + return 1; |
| 46 | + |
| 47 | + if (__builtin_cpu_supports("sve2-pmull128+memtag")) |
| 48 | + return 2; |
| 49 | + |
| 50 | + if (__builtin_cpu_supports("sme2+ls64_v+wfxt")) |
| 51 | + return 3; |
| 52 | + |
| 53 | + return 0; |
| 54 | +} |
0 commit comments